## Topic 6

## **Pipelined Processor**

# Single Cycle Implementation



# Single Cycle Implementation



### **State Machine**

Finite State Machine



## Clocking Methodology for FSM

- Combinational logic transforms data during clock cycles
  - Between clock edges
- Clock cycles should be
  - Long enough to allow combinational logic completes computation
    - Longest delay determines clock period
  - Short enough to ensure acceptable performance and to capture small changes on external inputs



- Longest instruction determines the clock cycle time
  - Critical path: load instruction
  - Instruction memory → register file → ALU → data memory → register file (plus MUXes)
- Not feasible to vary period for different instructions
  - Unless using multi-cycle design
- Many components are doing nothings and waiting – waste of time and resources

- Assume times for major components are
  - 100ps for register read or write
  - 200ps for accessing memory
  - 200ps for ALU operations

| Instruction | Instr<br>fetch | Register read | ALU op | Data<br>Memory | Register write | Total<br>time |
|-------------|----------------|---------------|--------|----------------|----------------|---------------|
| lw          | 200ps          | 100 ps        | 200ps  | 200ps          | 100 ps         | 800ps         |
| SW          | 200ps          | 100 ps        | 200ps  | 200ps          |                | 700ps         |
| R-format    | 200ps          | 100 ps        | 200ps  |                | 100 ps         | 600ps         |
| beq         | 200ps          | 100 ps        | 200ps  |                |                | 500ps         |

- Assume 100 instructions are executed
  - 15% are loads
  - 15% are stores
  - 40% are R format instructions
  - 30% are branches
- What's the clock cycle time for single-cycle processor?
- Execution time using single-cycle processor?

## Improvement – Pipelining

Divide the combinational logic into smaller pieces



Each piece is finished in shorter time

# **RISC-V Pipelined Datapath**



# **RISC-V** Pipeline

- Five stages, one step per stage per cycle
  - 1. IF: Instruction fetch from memory
  - 2. ID: Instruction decode & register read
  - 3. EX: Execute operation or calculate address
  - 4. MEM: Access memory operand
  - 5. WB: Write result back to register

# **Pipelining Analogy**

- Pipelined laundry: overlapping execution
  - Parallelism improves performance



Four loads:

- Speedup= 8/3.5 = 2.3
- Non-stop:
  - Speedup≈ 2\*n/0.5\*n = 4= number of stages
  - n is number of instructions

# Pipeline registers

- Need registers between stages
  - To hold information produced in previous cycle



# Recall the Shift Register

#### Implementation:

- Connect Q output of one flip flop to the D input of the next flip flop
- 4-bit shift register



|                | IN | OUT(3:0) |
|----------------|----|----------|
| Initial value: | 0  | 0110     |
| rising edge:   | 0  | 0011     |
| rising edge:   | 0  | 0001     |
| rising edge:   | 0  | 0000     |
| rising edge:   | 1  | 1000     |
| rising edge:   | 0  | 0100     |

## **Pipeline Operation**

- Cycle-by-cycle flow of instructions through the pipelined datapath
- Representation/illustration:
  - "Single-clock-cycle" pipeline diagram
    - Shows pipeline usage in a single cycle
    - Highlight resources used
  - "multi-clock-cycle" diagram
    - Graph of operation over time

# IF for Load, Store, ...



## ID for Load, Store, ...



## **EX for Load**





## **MEM for Load**



## **WB** for Load



## **Corrected Datapath for Load**

- Pass alive signals along through the pipeline
- Has to write/read register file at the same time
  - Writing reg in first half of clock
  - Reading reg in second half of clock



### **EX for Store**



## **MEM for Store**



## **WB** for Store

#### No operation





# Single-Cycle Pipeline Diagram

### State of pipeline in a given cycle





## Multi-Cycle Pipeline Diagram

### Form showing resource usage





# Multi-Cycle Pipeline Diagram

#### Traditional form



# **Pipelined Control (Simplified)**



## **Pipelined Control**

- Control signals derived from instruction
  - Passed along with corresponding instruction
  - Consumed in appropriate stages



# **Pipelined Control**



# What's happening in each stage?



### add x14, x5, x6 # IF



### Iw x13, 24(x20) # ID



### add x12, x6, x7 # EX

|  |  |  |  | Mem<br>Read |
|--|--|--|--|-------------|
|  |  |  |  |             |

| ALU     | ALU | ALU      | rd | Reg   | MemtoReg | Branch |
|---------|-----|----------|----|-------|----------|--------|
| Ctrl in | Ор  | Ctrl out |    | Write |          |        |



### sub x11, x6, x7 # MEM



### lw x10, 20(x20) # WB



## **Pipeline Summary**

#### **The BIG Picture**

- Pipelining improves performance by increasing instruction throughput
  - Executes multiple instructions in parallel
  - Each instruction has the same latency
- Subject to hazards
  - Structure, data, control
- Instruction set design affects complexity of pipeline implementation

## Pipeline Performance

- Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages
- Compare pipelined datapath with single-cycle and multi-cycle datapath

| Instr    | Instr<br>fetch | Register read | ALU op | Memory access | Register<br>write | Total<br>time |
|----------|----------------|---------------|--------|---------------|-------------------|---------------|
| lw       | 200ps          | 100 ps        | 200ps  | 200ps         | 100 ps            | 800ps         |
| SW       | 200ps          | 100 ps        | 200ps  | 200ps         |                   | 700ps         |
| R-format | 200ps          | 100 ps        | 200ps  |               | 100 ps            | 600ps         |
| beq      | 200ps          | 100 ps        | 200ps  |               |                   | 500ps         |

## Pipeline Performance



- Assume 100 instructions are executed
  - 30% are loads
  - 15% are stores
  - 40% are R format instructions
  - 15% are branches
- Execution time using pipelined processor?

## Pipeline Speedup

- If all stages are balanced
  - i.e., all take the same time
  - Time between instructions<sub>pipelined</sub>
    = Time between instructions<sub>nonpipelined</sub>
    Number of stages
- If not balanced (previous example),
  - Speedup is less
- Speedup due to increased throughput
  - Latency (time for each instruction) does not decrease